Skip to content

OpenAutomationTechnologies/FrameManipulator

Folders and files

NameName
Last commit message
Last commit date

Latest commit

 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 

Repository files navigation

------------------------------------------------------------------------------
POWERLINK Framemanipulator (FM)
------------------------------------------------------------------------------
(C) Bernecker + Rainer, B & R Strasse 1, 5142 Eggelsberg, Austria
------------------------------------------------------------------------------

Additional hardware for openCONFORMANCE tests

==============================================================================

Contents
---------

- FM IP-core
  - With update from active-hdl project via "update_ip-core.bat"
- FM C-Sources
- User-Documentation
- Active-hdl project for developement
- Examples with the B&R CNDK
  - BeMicro Direct-IO with Quartus II v10.1 SP1 and SOPC-Builder
  - TERASIC_DE2-115 Direct-IO with Quartus II v11.1 SP2 and Qsys


Requirements
-------------

- Altera FPGA board with a PL-Slave design

- For the CNDK examples:
  - Industrial Ethernet Board BeMicro RTE
  - Or TERASIC_DE2-115 INK Board

- Altera Quartus II v10.1 SP1 (or v11.1 SP2) (Web Edition is also possible)
  and Altera Nios II Embedded Design Suite v10.1 SP1 (or v11.1 SP2)
  (http://www.altera.com/support/software/download/nios2/dnl-nios2.jsp)

- Experiences with this development environment are required


==============================================================================