Skip to content

Latest commit

 

History

History
55 lines (46 loc) · 3.39 KB

README.MD

File metadata and controls

55 lines (46 loc) · 3.39 KB

example workflow example workflow example workflow example workflow example workflow example workflow codecov

fizzbuzz RTL implementation

  • Count from 0 to length (user-defined)
  • set fizz if number divisible by 3, buzz if divisible by 5 and fizzbuzz if divisible by both

Repo Structure

This is a short tabular description of the contents of each folder in the repo.

Folder Description
rtl/SystemVerilog SV RTL implementation files
rtl/VHDL VHDL RTL implementation files
cocotb_sim Functional Verification with CoCoTB (Python-based)
pyuvm_sim Functional Verification with pyUVM (Python impl. of UVM standard)
uvm_sim Functional Verification with UVM (SV impl. of UVM standard)
verilator_sim Functional Verification with Verilator (C++ based)
formal Formal Verification using PSL properties and YoysHQ/sby

This is the tree view of the strcture of the repo.

.
├── rtl 
│   ├── SystemVerilog 
│   │   └── SV files
│   └── VHDL 
│       └── VHD files
├── cocotb_sim
│   ├── Makefile
│   └── python files
├── pyuvm_sim
│   ├── Makefile
│   └── python files
├── uvm_sim
│   └── .zip file
├── verilator_sim
│   ├── Makefile
│   └── verilator tb
└── formal
    ├── Makefile
    └── PSL properties file, scripts